NTUGIEE_EDA 板


LINE

Viewpoint: Design challenges drive need for new routing architecture Steve Meier, Synopsys EDA DesignLine (05/27/2008 8:44 H EDT) Timing, area, power, and signal integrity have traditionally been the primary objectives of design technology. Increasingly manufacturability and yield have also become critical design objectives, especially for technology nodes at 90 nanometers (nm) and below. To address manufacturability challenges, multiple yield optimization techniques have been added to the design flow. These techniques range from simple ones-such as antenna checking and fixing for overall yield, redundant via insertion for via-related yield, and wire spreading and widening for particle-related yield-to more sophisticated ones at the latest nodes, such as litho-hotspot detection and correction. As yield has been a secondary goal, classic routers have performed these techniques after optimization-the point at which all of the primary design goals have already been met-with the objective of preserving timing while improving yield. While this methodology has worked well up to the 65nm technology node, it starts to break down at 45nm and below, where making a trade-off between traditional design goals and yield is becoming tougher. At the latest technology nodes, there is limited room to optimize post routing. This leads to a ping-pong effect, where one design goal is optimized while another is not, necessitating much back and forth performing multiple iterations. Simultaneous optimization of yield is becoming increasingly important in morder to achieve high Quality of Results (QoR). To illustrate this with an example, let us consider the redundant via insertion that protects nanometer designs from via failures. Classic routers insert redundant vias post timing optimization. Doing so during place and route is certainly better than inserting redundant vias during physical verification, where the timing impact cannot be estimated. However, since redundant via insertion is done after the design is already routed and optimized, there is limited flexibility for trading off timing and yield. While it is possible to preserve timing, it is often done at the expense of the redundant via rate. To achieve an efficient trade-off between yield and timing, vias and other yield optimizations such as antenna checking and fixing should be performed throughout the routing and optimization flow. In doing so, their impact can be estimated together with other design goals such as timing, area, power, and signal integrity. To compensate for manufacturability issues related to lithography, the number and complexity of routing design rules are constantly increasing. At older technology nodes, the routing rules were primarily spacing rules between two nets. This is no longer the case. For instance, line-end and via proximity design rules describe complex routing patterns with constraints between multiple rectangles. Other new routing design rules, such as min edge rules, are polygon-based in nature. Implementation of such litho-related design rules can in some cases over-constrain classic routers, causing difficulty with convergence and design rule checking (DRC) closure. Polygon-based techniques can better handle such design rules, while a new routing architecture that supports the use of multiple weightings and soft rules can better address litho-related challenges without over-constraining the router. While it is possible to bolt yield optimizations onto classic routers post processing, doing it simultaneously is exceedingly difficult. Centerline connectivity models of classic routers impose numerous limitations to shape manipulation, limiting the ability to carry out geometry optimization for addressing modern design rules. To free the router from such artificial constraints, a realistic intersecting connectivity model is needed. Classic gridded routers represent the routing search space by a maze grid. With the latest technology libraries, performing operations such as off-grid pin allocation has become challenging for gridded routers. Gridless routers came to the rescue, but their flexibility comes at the expense of speed and the ability to handle large designs. The solution lies with a routing technology that marries the speed of the gridded routers with the flexibility of the gridless ones by allowing the generation of additional routing grids dynamically and on the fly for off-grid operations. When evaluating new routing technology needs, and how they can be applied to reach maximum potential, the available computing resources should be taken into account, as runtime is constantly challenged due to ever-increasing design size and design rule complexity. As multi-core systems are becoming mainstream, there is an opportunity to leverage these resources by deploying advanced multi-core software and optimized information technology (IT) solutions that can deliver breakthrough productivity increases. State-of-the-art routing technology is now required to handle complex design rules and to trade-off yield and other design goals efficiently at advanced process nodes. Moreover, with the increase in process variation, routing optimization should be variation-aware for robust, multi-corner clock tree design and route topology creation. Last but not least, routing technology must be fully integrated with placement, clock tree, and multi-corner multi-mode optimization in order to achieve higher QoR. Steve Meier is currently vice president of Engineering for the IC Compiler R&D Group at Synopsys. http://www.eetimes.com/news/design/showArticle.jhtml?articleID=208400398 --



※ 發信站: 批踢踢實業坊(ptt.cc)
◆ From: 140.112.48.60







like.gif 您可能會有興趣的文章
icon.png[問題/行為] 貓晚上進房間會不會有憋尿問題
icon.pngRe: [閒聊] 選了錯誤的女孩成為魔法少女 XDDDDDDDDDD
icon.png[正妹] 瑞典 一張
icon.png[心得] EMS高領長版毛衣.墨小樓MC1002
icon.png[分享] 丹龍隔熱紙GE55+33+22
icon.png[問題] 清洗洗衣機
icon.png[尋物] 窗台下的空間
icon.png[閒聊] 双極の女神1 木魔爵
icon.png[售車] 新竹 1997 march 1297cc 白色 四門
icon.png[討論] 能從照片感受到攝影者心情嗎
icon.png[狂賀] 賀賀賀賀 賀!島村卯月!總選舉NO.1
icon.png[難過] 羨慕白皮膚的女生
icon.png閱讀文章
icon.png[黑特]
icon.png[問題] SBK S1安裝於安全帽位置
icon.png[分享] 舊woo100絕版開箱!!
icon.pngRe: [無言] 關於小包衛生紙
icon.png[開箱] E5-2683V3 RX480Strix 快睿C1 簡單測試
icon.png[心得] 蒼の海賊龍 地獄 執行者16PT
icon.png[售車] 1999年Virage iO 1.8EXi
icon.png[心得] 挑戰33 LV10 獅子座pt solo
icon.png[閒聊] 手把手教你不被桶之新手主購教學
icon.png[分享] Civic Type R 量產版官方照無預警流出
icon.png[售車] Golf 4 2.0 銀色 自排
icon.png[出售] Graco提籃汽座(有底座)2000元誠可議
icon.png[問題] 請問補牙材質掉了還能再補嗎?(台中半年內
icon.png[問題] 44th 單曲 生寫竟然都給重複的啊啊!
icon.png[心得] 華南紅卡/icash 核卡
icon.png[問題] 拔牙矯正這樣正常嗎
icon.png[贈送] 老莫高業 初業 102年版
icon.png[情報] 三大行動支付 本季掀戰火
icon.png[寶寶] 博客來Amos水蠟筆5/1特價五折
icon.pngRe: [心得] 新鮮人一些面試分享
icon.png[心得] 蒼の海賊龍 地獄 麒麟25PT
icon.pngRe: [閒聊] (君の名は。雷慎入) 君名二創漫畫翻譯
icon.pngRe: [閒聊] OGN中場影片:失蹤人口局 (英文字幕)
icon.png[問題] 台灣大哥大4G訊號差
icon.png[出售] [全國]全新千尋侘草LED燈, 水草

請輸入看板名稱,例如:e-shopping站內搜尋

TOP